## F.E. (Semester – II) (Revised in 2007-08) Examination, Nov./Dec. 2017 BASIC ELECTRONICS ENGINEERING

Duration: 3 Hours

Total Marks: 100

Instructions: 1) Answer 5 questions choosing atleast one from each Module.

2) Assume data if necessary.

## MODULE-I

Determine the output waveform for the following circuit assuming RC time constant is very large and diode is ideal.

Δ



- b) Using Zener diode approximations find current through the diode of fig. when load resistance  ${\rm R}_{\rm L}$  is
  - i)  $30 k\Omega$
  - ii)  $5 k\Omega$ .

6



c) What is a diode and how is the depletion region formed?

A

6

d) In a center tap full wave rectifier,  $R_L=1\,k\Omega$  and each diode has a forward biased dynamic resistance  $r_f=10\,\Omega$ . The voltage across each half of the secondary winding is 220 sinwt. Determine  $l_{rn}$ ,  $l_{dc}$ ,  $l_{rms}$  and Ripple factor.



5

5

2. a) Explain the working of Half wave rectifier and derive the expression for Ripple factor and Efficiency.
b) Why is a Filter required in a dc power supply? Draw the circuit of a C filter and explain the output waveform.
5
c) Draw and explain the operation of a Half wave voltage doubler.
5

## MODULE - II

- a) What do you mean by stabilization of operating point? Explain the reasons why stabilization of Q point is necessary.
  b) Explain Fixed Bias BJT biasing configuration.
  c) Explain CE configuration of NPN transistor. Draw the input and output characteristics.
  - d) Explain working of transistor as a switch.
- 4. a) Explain Transistor loadline analysis. 5
  - b) Determine V<sub>CE</sub> and I<sub>C</sub> for the voltage divider configuration. 5



- c) With the help of circuit diagram and waveforms explain how a transistor works as an amplifier.
- d) Explain basic transistor construction.

## MODULE - III me usus et perioritativa de la constantiva della cons

5. a) Draw and explain the drain to source characteristics of P-channel JFET. Also explain how transfer curve is obtained from the output characteristics.

7

8

5

7



- b) For Fixed bias configuration given below, determine the following:
  - i) V<sub>GSQ</sub>

ii) I<sub>DQ</sub>

iii) V<sub>DS</sub>

iv) V<sub>D</sub>

v) V<sub>G</sub>

vi) V<sub>S</sub>.



- c) Explain the basic construction of n-channel JFET. Apply proper drain to source voltage and sketch the depletion region for  $V_{GS} = 0$  and  $V_{DS}$  at some positive voltages.
- 6. a) Explain construction of n-channel Enhancement type MOSFET. Also draw its drain characteristics.
  - b) Explain how CMOS can be used as an inverter.
  - c) For the n-channel depletion-type MOSFET shown below determine :

